High-speed and Low-power Pipelined SAR ADCs with Passive Residue Transfer and Dynamic Amplifier

High-speed and Low-power Pipelined SAR ADCs with Passive Residue Transfer and Dynamic Amplifier
Author :
Publisher :
Total Pages :
Release :
ISBN-10 : OCLC:1038190054
ISBN-13 :
Rating : 4/5 (54 Downloads)

Book Synopsis High-speed and Low-power Pipelined SAR ADCs with Passive Residue Transfer and Dynamic Amplifier by : Hai Huang (Ph.D.)

Download or read book High-speed and Low-power Pipelined SAR ADCs with Passive Residue Transfer and Dynamic Amplifier written by Hai Huang (Ph.D.) and published by . This book was released on 2017 with total page pages. Available in PDF, EPUB and Kindle. Book excerpt: High speed analog to digital converters (ADCs) are critical blocks in wideband wireline and wireless communication systems. This dissertation presents the designs of two high-speed pipelined successive-approximation-register (SAR) ADCs with the passive residue transfer technique and the process, voltage and temperature (PVT) stabilized dynamic amplifier. The passive residue transfer technique can effectively and efficiently replace the bandwidth-limiting residue amplifier in the medium-resolution pipelined SAR ADC. As a result, the time and power consumption associated with residue amplification are mostly removed and the ADC can obtain considerable speed improvement. Although dynamic amplifiers are employed in recent published pipelined SAR ADCs to achieve fast residue amplifications, the gain instability still limits the ADC's conversion accuracy when the supply voltage and ambient temperature varies. A PVT-stabilized dynamic amplifier based on the replica technique is reported to mitigate the gain variation over process, voltage and temperature changes. The first design is an 8 bit 1.2 GS/s pipelined SAR ADC with the passive residue transfer. It also utilizes the 2b-1b/cycle hybrid conversion scheme with an appropriate resolution partition to further enhance the conversion speed. The prototype ADC measured a signal-to-noise plus distortion ratio (SNDR) of 43.7 dB and a spurious-free dynamic range (SFDR) of 58.1 dB for a Nyquist input. The ADC consumes the total power dissipation of 5.0 mW and achieves a Walden FoM of 35 fJ/conversion-step at a sample rate of 1.2 GS/s. Although it is fabricated with a 65 nm process, the prototype ADC still achieves the same conversion speed as prior research works fabricated in a 32 nm process. The PVT-stabilized dynamic amplification technique is experimentally validated by the second ADC which is a 12 bit 330 MS/s pipelined-SAR ADC also in 65 nm CMOS. The maximum measured gain variations are 1.5% and 1.2% for the supply voltage varying from 1.25 V to 1.35 V and the temperature varying from −5 oC to 85 oC, respectively; the corresponding SNDR variations of the ADC are


High-speed and Low-power Pipelined SAR ADCs with Passive Residue Transfer and Dynamic Amplifier Related Books

High-speed and Low-power Pipelined SAR ADCs with Passive Residue Transfer and Dynamic Amplifier
Language: en
Pages:
Authors: Hai Huang (Ph.D.)
Categories: Amplifiers (Electronics)
Type: BOOK - Published: 2017 - Publisher:

DOWNLOAD EBOOK

High speed analog to digital converters (ADCs) are critical blocks in wideband wireline and wireless communication systems. This dissertation presents the desig
High-Performance and High-Speed Pipelined ADCs
Language: en
Pages: 161
Authors: Manar El-Chammas
Categories: Technology & Engineering
Type: BOOK - Published: 2023-05-19 - Publisher: Springer Nature

DOWNLOAD EBOOK

This book discusses the theoretical foundations and design techniques needed to effectively design high-speed (multi-GS/s) and high-performance pipelined ADCs,
Pseudo Pipelined SAR ADC with Regenerative Amplifier
Language: en
Pages: 74
Authors: Anoosh Gnana
Categories:
Type: BOOK - Published: 2015 - Publisher:

DOWNLOAD EBOOK

The power consumption of Analog to digital converters (ADCs) is an important design criterion in today’s market of wireless and battery operated stand alone s
Digitally Assisted Pipeline ADCs
Language: en
Pages: 164
Authors: Boris Murmann
Categories: Technology & Engineering
Type: BOOK - Published: 2004-04-30 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

Digitally Assisted Pipeline ADCs: Theory and Implementation explores the opportunity to reduce ADC power dissipation by leveraging digital signal processing cap
A 10-bit, 10Msps Pipelined ADC with First Stage Conventional SAR ADC and Second Stage Multi-bit Per Cycle SAR ADC
Language: en
Pages: 112
Authors: Paridhi Gulati
Categories:
Type: BOOK - Published: 2016 - Publisher:

DOWNLOAD EBOOK

A pipelined ADC is generally used for high speeds and high resolutions in applications where latency is not a major concern. This project involves the design of