System-on-Chip Test Architectures

System-on-Chip Test Architectures
Author :
Publisher : Morgan Kaufmann
Total Pages : 896
Release :
ISBN-10 : 0080556809
ISBN-13 : 9780080556802
Rating : 4/5 (09 Downloads)

Book Synopsis System-on-Chip Test Architectures by : Laung-Terng Wang

Download or read book System-on-Chip Test Architectures written by Laung-Terng Wang and published by Morgan Kaufmann. This book was released on 2010-07-28 with total page 896 pages. Available in PDF, EPUB and Kindle. Book excerpt: Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geometry, has allowed the semiconductor industry to keep pace with the increased performance-capacity demands from consumers. As a result, semiconductor test costs have been growing steadily and typically amount to 40% of today's overall product cost. This book is a comprehensive guide to new VLSI Testing and Design-for-Testability techniques that will allow students, researchers, DFT practitioners, and VLSI designers to master quickly System-on-Chip Test architectures, for test debug and diagnosis of digital, memory, and analog/mixed-signal designs. Emphasizes VLSI Test principles and Design for Testability architectures, with numerous illustrations/examples. Most up-to-date coverage available, including Fault Tolerance, Low-Power Testing, Defect and Error Tolerance, Network-on-Chip (NOC) Testing, Software-Based Self-Testing, FPGA Testing, MEMS Testing, and System-In-Package (SIP) Testing, which are not yet available in any testing book. Covers the entire spectrum of VLSI testing and DFT architectures, from digital and analog, to memory circuits, and fault diagnosis and self-repair from digital to memory circuits. Discusses future nanotechnology test trends and challenges facing the nanometer design era; promising nanotechnology test techniques, including Quantum-Dots, Cellular Automata, Carbon-Nanotubes, and Hybrid Semiconductor/Nanowire/Molecular Computing. Practical problems at the end of each chapter for students.


System-on-Chip Test Architectures Related Books

System-on-Chip Test Architectures
Language: en
Pages: 896
Authors: Laung-Terng Wang
Categories: Technology & Engineering
Type: BOOK - Published: 2010-07-28 - Publisher: Morgan Kaufmann

DOWNLOAD EBOOK

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geom
On-Chip Communication Architectures
Language: en
Pages: 544
Authors: Sudeep Pasricha
Categories: Technology & Engineering
Type: BOOK - Published: 2010-07-28 - Publisher: Morgan Kaufmann

DOWNLOAD EBOOK

Over the past decade, system-on-chip (SoC) designs have evolved to address the ever increasing complexity of applications, fueled by the era of digital converge
System-on-Chip Test Architectures
Language: en
Pages: 896
Authors: Laung-Terng Wang
Categories: Integrated circuits
Type: BOOK - Published: 2010 - Publisher:

DOWNLOAD EBOOK

Modern electronics testing has a legacy of more than 40 years. The introduction of new technologies, especially nanometer technologies with 90nm or smaller geom
VLSI Test Principles and Architectures
Language: en
Pages: 808
Authors: Laung-Terng Wang
Categories: Technology & Engineering
Type: BOOK - Published: 2006-08-14 - Publisher: Elsevier

DOWNLOAD EBOOK

This book is a comprehensive guide to new DFT methods that will show the readers how to design a testable and quality product, drive down test cost, improve pro
SOC (System-on-a-Chip) Testing for Plug and Play Test Automation
Language: en
Pages: 202
Authors: Krishnendu Chakrabarty
Categories: Technology & Engineering
Type: BOOK - Published: 2013-04-17 - Publisher: Springer Science & Business Media

DOWNLOAD EBOOK

System-on-a-Chip (SOC) integrated circuits composed of embedded cores are now commonplace. Nevertheless, there remain several roadblocks to rapid and efficient